### PD IEC TR 62878-2-9:2022



**BSI Standards Publication** 

## **Device embedding assembly technology**

Part 2-9: Guidelines — Concept of JISSO level in the electronic assembly technology industries



### National foreword

This Published Document is the UK implementation of IEC TR 62878-2-9:2022.

The UK participation in its preparation was entrusted to Technical Committee EPL/501, Electronic Assembly Technology.

A list of organizations represented on this committee can be obtained on request to its committee manager.

#### **Contractual and legal considerations**

This publication has been prepared in good faith, however no representation, warranty, assurance or undertaking (express or implied) is or will be made, and no responsibility or liability is or will be accepted by BSI in relation to the adequacy, accuracy, completeness or reasonableness of this publication. All and any such responsibility and liability is expressly disclaimed to the full extent permitted by the law.

This publication is provided as is, and is to be used at the recipient's own risk.

The recipient is advised to consider seeking professional guidance with respect to its use of this publication.

This publication is not intended to constitute a contract. Users are responsible for its correct application.

This publication is not to be regarded as a British Standard.

© The British Standards Institution 2022 Published by BSI Standards Limited 2022

ISBN 978 0 539 16585 2

ICS 31.180; 31.190

# Compliance with a Published Document cannot confer immunity from legal obligations.

This Published Document was published under the authority of the Standards Policy and Strategy Committee on 31 August 2022.

#### Amendments/corrigenda issued since publication

Date

Text affected





Edition 1.0 2022-04

# TECHNICAL REPORT



Device embedding assembly technology – Part 2-9: Guidelines – Concept of JISSO Level in the electronic assembly technology industries

INTERNATIONAL ELECTROTECHNICAL COMMISSION

ICS 31.180; 31.190

ISBN 978-2-8322-1104-2

Warning! Make sure that you obtained this publication from an authorized distributor.

### CONTENTS

| FOREWORD                                                                    | 3 |  |  |
|-----------------------------------------------------------------------------|---|--|--|
| INTRODUCTION                                                                | 5 |  |  |
| 1 Scope                                                                     | 3 |  |  |
| 2 Normative references                                                      | 3 |  |  |
| 3 Terms                                                                     | 3 |  |  |
| 4 Historical Concept of Jisso (JISSO)                                       | 3 |  |  |
| 4.1 Some examples of terms on Jisso/JISSO used in the past6                 |   |  |  |
| 4.2 JISSO level versus Packaging Level (Interconnecting Level)              |   |  |  |
| 4.2.1 JISSO Level (typical)                                                 | 3 |  |  |
| 4.2.2 Packaging Level                                                       | 3 |  |  |
| 5 Concept of typical terms and description on JISSO Level                   | ) |  |  |
| 5.1 JISSO/Jisso                                                             | ) |  |  |
| 5.2 JISSO Level 0 – Intellectual information10                              | ) |  |  |
| 5.3 JISSO Product Level 1 – Electronic element10                            |   |  |  |
| 5.4 JISSO Product Level 2 – Electronic package12                            |   |  |  |
| 5.5 JISSO Product Level 3 – Electronic module12                             |   |  |  |
| 5.6 JISSO Product Level 4 – Electronic unit13                               |   |  |  |
| 5.7 J ISSO Product Level 5 – Electronic system14                            |   |  |  |
| Bibliography15                                                              | 5 |  |  |
| Figure 1 – Concept of Jisso/JISSO                                           | 7 |  |  |
| Figure 2 – Relation between JISSO Level versus Packaging Level              |   |  |  |
| Figure 3 – JISSO Level Concept (1) preliminarily introduced by JNAC in 2004 |   |  |  |
| Figure 4 – JISSO Level Concept (2)                                          |   |  |  |
| Figure 5 – Examples of JISSO Product Level 1 – Electronic element           |   |  |  |
| Figure 6 – Examples of JISSO Product Level 2 – Electronic package           |   |  |  |
| Figure 7 – Examples of JISSO Product Level 3 – Electronic module            |   |  |  |

 IEC TR 62878-2-9:2022 © IEC 2022 - 3 -

#### INTERNATIONAL ELECTROTECHNICAL COMMISSION

#### DEVICE EMBEDDING ASSEMBLY TECHNOLOGY -

# Part 2-9: Guidelines – Concept of JISSO Level in the electronic assembly technology industries

#### FOREWORD

- 1) The International Electrotechnical Commission (IEC) is a worldwide organization for standardization comprising all national electrotechnical committees (IEC National Committees). The object of IEC is to promote international co-operation on all questions concerning standardization in the electrical and electronic fields. To this end and in addition to other activities, IEC publishes International Standards, Technical Specifications, Technical Reports, Publicly Available Specifications (PAS) and Guides (hereafter referred to as "IEC Publication(s)"). Their preparation is entrusted to technical committees; any IEC National Committee interested in the subject dealt with may participate in this preparatory work. International, governmental and non-governmental organizations liaising with the IEC also participate in this preparation. IEC collaborates closely with the International Organization for Standardization (ISO) in accordance with conditions determined by agreement between the two organizations.
- The formal decisions or agreements of IEC on technical matters express, as nearly as possible, an international consensus of opinion on the relevant subjects since each technical committee has representation from all interested IEC National Committees.
- 3) IEC Publications have the form of recommendations for international use and are accepted by IEC National Committees in that sense. While all reasonable efforts are made to ensure that the technical content of IEC Publications is accurate, IEC cannot be held responsible for the way in which they are used or for any misinterpretation by any end user.
- 4) In order to promote international uniformity, IEC National Committees undertake to apply IEC Publications transparently to the maximum extent possible in their national and regional publications. Any divergence between any IEC Publication and the corresponding national or regional publication shall be clearly indicated in the latter.
- 5) IEC itself does not provide any attestation of conformity. Independent certification bodies provide conformity assessment services and, in some areas, access to IEC marks of conformity. IEC is not responsible for any services carried out by independent certification bodies.
- 6) All users should ensure that they have the latest edition of this publication.
- 7) No liability shall attach to IEC or its directors, employees, servants or agents including individual experts and members of its technical committees and IEC National Committees for any personal injury, property damage or other damage of any nature whatsoever, whether direct or indirect, or for costs (including legal fees) and expenses arising out of the publication, use of, or reliance upon, this IEC Publication or any other IEC Publications.
- 8) Attention is drawn to the Normative references cited in this publication. Use of the referenced publications is indispensable for the correct application of this publication.
- 9) Attention is drawn to the possibility that some of the elements of this IEC Publication may be the subject of patent rights. IEC shall not be held responsible for identifying any or all such patent rights.

IEC TR 62878-2-9 has been prepared by IEC technical committee 91: Electronics assembly technology. It is a Technical Report.

The text of this Technical Report is based on the following documents:

| Draft       | Report on voting |
|-------------|------------------|
| 91/1703/DTR | 91/1769/RVDTR    |

Full information on the voting for its approval can be found in the report on voting indicated in the above table.

The language used for the development of this Technical Report is English.

– 4 – IEC TR 62878-2-9:2022 © IEC 2022

This document was drafted in accordance with ISO/IEC Directives, Part 2, and developed in accordance with ISO/IEC Directives, Part 1 and ISO/IEC Directives, IEC Supplement, available at www.iec.ch/members\_experts/refdocs. The main document types developed by IEC are described in greater detail at www.iec.ch/standardsdev/publications.

A list of all parts in the IEC 62878 series, published under the general title *Device embedding assembly technology*, can be found on the IEC website.

The committee has decided that the contents of this document will remain unchanged until the stability date indicated on the IEC website under webstore.iec.ch in the data related to the specific document. At this date, the document will be

- reconfirmed,
- withdrawn,
- replaced by a revised edition, or
- amended.

IMPORTANT – The "colour inside" logo on the cover page of this document indicates that it contains colours which are considered to be useful for the correct understanding of its contents. Users should therefore print this document using a colour printer.

#### IEC TR 62878-2-9:2022 © IEC 2022 - 5 -

#### INTRODUCTION

The term and definition of JISSO Level had been developed originally at the sixth Jisso International Council (JIC) meeting held in Herndon VA, USA in May 2005 among the experts from North America, Europe and Japan on assembly/packaging technology involving semiconductors, passive devices, PWB, their materials and board design.

The term "JISSO" stands for "total solution for interconnecting, assembling, packaging, mounting and integrating system design for system integration".

JIC started at the Headquarter of IPC in Chicago, USA in 2000 according to the agreement made by TC 91 (Electronics assembly technology, Chairman: the late Mr. Dieter Bergman) and IEC SC 47D (Semiconductor device packaging, Chairman: the late Mr. Martin G. Freedman) based on the proposal made by JNC members of TC 91 and SC 47D (Mr. Katsumi Yamamoto and Mr. Hisao Kasuga) at the 63th IEC General meeting in Kyoto in 1999.

Restructuring on JIC activities was discussed at the 14<sup>th</sup> JIC meeting held in Seoul, S. Korea in April 2013 with the following conclusion:

The purpose of this council is to provide a platform to enable a strategic collaboration among stakeholders that create benefits along the value chain of interconnecting, assembling, packaging, mounting, integrating system design, and focused technologies by increasing global awareness.

To accomplish these objectives, members will collaborate to evaluate technology and market trends, to identify and address gaps not publicly recognized, and to provide inputs or potential solutions to the electronic industry, academia, standardization bodies and regulatory institutions.

These activities will be undertaken in a spirit of responsibility to the worldwide electronic industry.

### DEVICE EMBEDDING ASSEMBLY TECHNOLOGY –

# Part 2-9: Guidelines – Concept of JISSO Level in the electronic assembly technology industries

#### 1 Scope

The purpose of this Technical Report is to comprise the long-term discussion among Jisso International Council (JIC) members during 1999 and 2005, when the interim agreement among all JIC members about the "concept of Jisso" as well as the "Jisso product level" for the common understanding on IEC TC 91 (electronic assembly technology) activities was reached.

Further discussion on "Jisso Product Level" could be needed among the current JIC members to finalize it in the near future based on this technical report.

#### 2 Normative references

There are no normative references in this document.

#### 3 Terms

For the purposes of this document, the following terms and definitions apply.

ISO and IEC maintain terminological databases for use in standardization at the following addresses:

- IEC Electropedia: available at http://www.electropedia.org/
- ISO Online browsing platform: available at http://www.iso.org/obp

### 3.1 Jisso

#### JISSO

total solution for interconnecting, assembling, packaging, mounting and integrating system design for system integration

#### 4 Historical Concept of Jisso (JISSO)

#### 4.1 Some examples of terms on Jisso/JISSO used in the past

- a) Packaging
  - Total technique of interconnecting, assembling, packaging, mounting for electronic system (proposed by Prof. Rao Tummala, GIT/IBM in USA in 1991: similar to the concept of Jisso);
  - ii) The process of assembling one or more electronic components into a package (as per IEC 60194:2015<sup>1</sup> terms and definitions of IEC TC 91);
  - iii) The process of packing products into transportation container.

NOTE 1 Other terminologies:

<sup>- &</sup>quot;Electronic packaging" is at least recommended when this word is being used alone.

<sup>&</sup>lt;sup>1</sup> Withdrawn (cancelled and replaced by IEC 60194-1:2021 and IEC 60194-2:2017)