# IEEE Standard for High-Speed Test Access Port and On-Chip Distribution Architecture

**IEEE Computer Society** 

Sponsored by the Test Technology Standards Committee

IEEE 3 Park Avenue New York, NY 10016-5997 USA

IEEE Std 1149.10<sup>™</sup>-2017

## IEEE Standard for High-Speed Test Access Port and On-Chip Distribution Architecture

Sponsor

Test Technology Standards Committee of the IEEE Computer Society

Approved 18 May 2017

**IEEE-SA Standards Board** 

Abstract: Circuitry that may be built into an integrated circuit to assist in the test, maintenance, and support of assembled printed circuit boards, assembled multi-die packages, and the test of die internal circuits is defined in this standard. The circuitry includes a high-speed TAP (HSTAP) with a packet encoder/decoder and distribution architecture through which instructions and test data are communicated. The standard leverages the languages of IEEE Std 1149.1<sup>™</sup> to describe and operate the on-chip circuits.

**Keywords:** 3D-IC, Boundary-Scan Description Language, BSDL, debug, High Speed JTAG, I2C, IEEE 1149.1<sup>™</sup>, PDL, IEEE 1149.10<sup>™</sup>, integrated circuit, JTAG, wafer, Procedural Description Language, SERDES, SPI, system level test

PDF: ISBN 978-1-5044-3995-4 STD22564 Print: ISBN 978-1-5044-3996-1 STDPD22564

IEEE prohibits discrimination, harassment, and bullying.

For more information, visit http://www.ieee.org/web/aboutus/whatis/policies/p9-26.html.

The Institute of Electrical and Electronics Engineers, Inc. 3 Park Avenue, New York, NY 10016-5997, USA

Copyright © 2017 by The Institute of Electrical and Electronics Engineers, Inc. All rights reserved. Published 28 July 2017. Printed in the United States of America.

IEEE is a registered trademark in the U.S. Patent & Trademark Office, owned by The Institute of Electrical and Electronics Engineers, Incorporated.

No part of this publication may be reproduced in any form, in an electronic retrieval system or otherwise, without the prior written permission of the publisher.

#### Important Notices and Disclaimers Concerning IEEE Standards Documents

IEEE documents are made available for use subject to important notices and legal disclaimers. These notices and disclaimers, or a reference to this page, appear in all standards and may be found under the heading "Important Notices and Disclaimers Concerning IEEE Standards Documents." They can also be obtained on request from IEEE or viewed at <u>http://standards.ieee.org/IPR/disclaimers.html</u>.

# Notice and Disclaimer of Liability Concerning the Use of IEEE Standards Documents

IEEE Standards documents (standards, recommended practices, and guides), both full-use and trial-use, are developed within IEEE Societies and the Standards Coordinating Committees of the IEEE Standards Association ("IEEE-SA") Standards Board. IEEE ("the Institute") develops its standards through a consensus development process, approved by the American National Standards Institute ("ANSI"), which brings together volunteers representing varied viewpoints and interests to achieve the final product. IEEE Standards are documents developed through scientific, academic, and industry-based technical working groups. Volunteers in IEEE working groups are not necessarily members of the Institute and participate without compensation from IEEE. While IEEE administers the process and establishes rules to promote fairness in the consensus development process, IEEE does not independently evaluate, test, or verify the accuracy of any of the information or the soundness of any judgments contained in its standards.

IEEE Standards do not guarantee or ensure safety, security, health, or environmental protection, or ensure against interference with or from other devices or networks. Implementers and users of IEEE Standards documents are responsible for determining and complying with all appropriate safety, security, environmental, health, and interference protection practices and all applicable laws and regulations.

IEEE does not warrant or represent the accuracy or content of the material contained in its standards, and expressly disclaims all warranties (express, implied and statutory) not included in this or any other document relating to the standard, including, but not limited to, the warranties of: merchantability; fitness for a particular purpose; non-infringement; and quality, accuracy, effectiveness, currency, or completeness of material. In addition, IEEE disclaims any and all conditions relating to: results; and workmanlike effort. IEEE standards documents are supplied "AS IS" and "WITH ALL FAULTS."

Use of an IEEE standard is wholly voluntary. The existence of an IEEE standard does not imply that there are no other ways to produce, test, measure, purchase, market, or provide other goods and services related to the scope of the IEEE standard. Furthermore, the viewpoint expressed at the time a standard is approved and issued is subject to change brought about through developments in the state of the art and comments received from users of the standard.

In publishing and making its standards available, IEEE is not suggesting or rendering professional or other services for, or on behalf of, any person or entity nor is IEEE undertaking to perform any duty owed by any other person or entity to another. Any person utilizing any IEEE Standards document, should rely upon his or her own independent judgment in the exercise of reasonable care in any given circumstances or, as appropriate, seek the advice of a competent professional in determining the appropriateness of a given IEEE standard.

IN NO EVENT SHALL IEEE BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO: PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE PUBLICATION, USE OF, OR RELIANCE UPON ANY STANDARD, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE AND REGARDLESS OF WHETHER SUCH DAMAGE WAS FORESEEABLE.

#### Translations

The IEEE consensus development process involves the review of documents in English only. In the event that an IEEE standard is translated, only the English version published by IEEE should be considered the approved IEEE standard.

#### Official statements

A statement, written or oral, that is not processed in accordance with the IEEE-SA Standards Board Operations Manual shall not be considered or inferred to be the official position of IEEE or any of its committees and shall not be considered to be, or be relied upon as, a formal position of IEEE. At lectures, symposia, seminars, or educational courses, an individual presenting information on IEEE standards shall make it clear that his or her views should be considered the personal views of that individual rather than the formal position of IEEE.

#### **Comments on standards**

Comments for revision of IEEE Standards documents are welcome from any interested party, regardless of membership affiliation with IEEE. However, IEEE does not provide consulting information or advice pertaining to IEEE Standards documents. Suggestions for changes in documents should be in the form of a proposed change of text, together with appropriate supporting comments. Since IEEE standards represent a consensus of concerned interests, it is important that any responses to comments and questions also receive the concurrence of a balance of interests. For this reason, IEEE and the members of its societies and Standards Coordinating Committees are not able to provide an instant response to comments or questions except in those cases where the matter has previously been addressed. For the same reason, IEEE does not respond to interpretation requests. Any person who would like to participate in revisions to an IEEE standard is welcome to join the relevant IEEE working group.

Comments on standards should be submitted to the following address:

Secretary, IEEE-SA Standards Board 445 Hoes Lane Piscataway, NJ 08854 USA

#### Laws and regulations

Users of IEEE Standards documents should consult all applicable laws and regulations. Compliance with the provisions of any IEEE Standards document does not imply compliance to any applicable regulatory requirements. Implementers of the standard are responsible for observing or referring to the applicable regulatory regulatory requirements. IEEE does not, by the publication of its standards, intend to urge action that is not in compliance with applicable laws, and these documents may not be construed as doing so.

#### Copyrights

IEEE draft and approved standards are copyrighted by IEEE under U.S. and international copyright laws. They are made available by IEEE and are adopted for a wide variety of both public and private uses. These include both use, by reference, in laws and regulations, and use in private self-regulation, standardization, and the promotion of engineering practices and methods. By making these documents available for use and adoption by public authorities and private users, IEEE does not waive any rights in copyright to the documents.

#### **Photocopies**

Subject to payment of the appropriate fee, IEEE will grant users a limited, non-exclusive license to photocopy portions of any individual standard for company or organizational internal use or individual, non-commercial use only. To arrange for payment of licensing fees, please contact Copyright Clearance Center, Customer Service, 222 Rosewood Drive, Danvers, MA 01923 USA; +1 978 750 8400. Permission to photocopy portions of any individual standard for educational classroom use can also be obtained through the Copyright Clearance Center.

#### **Updating of IEEE Standards documents**

Users of IEEE Standards documents should be aware that these documents may be superseded at any time by the issuance of new editions or may be amended from time to time through the issuance of amendments, corrigenda, or errata. An official IEEE document at any point in time consists of the current edition of the document together with any amendments, corrigenda, or errata then in effect.

Every IEEE standard is subjected to review at least every ten years. When a document is more than ten years old and has not undergone a revision process, it is reasonable to conclude that its contents, although still of some value, do not wholly reflect the present state of the art. Users are cautioned to check to determine that they have the latest edition of any IEEE standard.

In order to determine whether a given document is the current edition and whether it has been amended through the issuance of amendments, corrigenda, or errata, visit the IEEE Xplore at <a href="http://ieeexplore.ieee.org/">http://ieeexplore.ieee.org/</a> or contact IEEE at the address listed previously. For more information about the IEEE-SA or IEEE's standards development process, visit the IEEE-SA Website at <a href="http://standards.ieee.org">http://standards.ieee.org</a>.

#### Errata

Errata, if any, for all IEEE standards can be accessed on the IEEE-SA Website at the following URL: <u>http://standards.ieee.org/findstds/errata/index.html</u>. Users are encouraged to check this URL for errata periodically.

#### Patents

Attention is called to the possibility that implementation of this standard may require use of subject matter covered by patent rights. By publication of this standard, no position is taken by the IEEE with respect to the existence or validity of any patent rights in connection therewith. If a patent holder or patent applicant has filed a statement of assurance via an Accepted Letter of Assurance, then the statement is listed on the IEEE-SA Website at <a href="http://standards.ieee.org/about/sasb/patcom/patents.html">http://standards.ieee.org/about/sasb/patcom/patents.html</a>. Letters of Assurance may indicate whether the Submitter is willing or unwilling to grant licenses under patent rights without compensation or under reasonable rates, with reasonable terms and conditions that are demonstrably free of any unfair discrimination to applicants desiring to obtain such licenses.

Essential Patent Claims may exist for which a Letter of Assurance has not been received. The IEEE is not responsible for identifying Essential Patent Claims for which a license may be required, for conducting inquiries into the legal validity or scope of Patents Claims, or determining whether any licensing terms or conditions provided in connection with submission of a Letter of Assurance, if any, or in any licensing agreements are reasonable or non-discriminatory. Users of this standard are expressly advised that determination of the validity of any patent rights, and the risk of infringement of such rights, is entirely their own responsibility. Further information may be obtained from the IEEE Standards Association.

#### Participants

At the time this IEEE standard was completed, the P1149.10 Working Group had the following membership:

C. J. Clark, Chair and Editor Bill Tuthill, Secretary

Gobinathan Athimolom Tapan Chakraborty Jonathon E. Colburn Heiko Ehrenberg Josh Ferry Bob Gottlieb Gurgen Harutyunyan Marc Hutner Dharma Konda Adam W. Ley Mike Ricchetti Craig Stephan Stephen Sunter Brian Turmelle

The following members of the individual balloting committee voted on this standard. Balloters may have voted for approval, disapproval, or abstention.

Saman Adham Gobinathan Athimolom Bill Brown William Bush Juan Carreon Tapan Chakraborty Keith Chow C. J. Clark Jonathon E. Colburn Glenn Colon-Bonet Adam Cron Jason Doege Heiko Ehrenberg William Eklow Josh Ferry Joel Goergen Bob Gottlieb Randall Groves Peter Harrod Gurgen Harutyunyan Werner Hoelzl Marc Hutner Piotr Karocki Dharma Konda Philippe Lebourg Adam W. Ley Jeffrey Moore Charles Ngethe Jim O'Reilly Mike Ricchetti Craig Stephan Walter Struppler Stephen Sunter David Thompson Bill Tuthill Louis Ungar Oren Yuen

When the IEEE-SA Standards Board approved this standard on 18 May 2017, it had the following membership:

Jean-Philippe Faure, Chair Gary Hoffman, Vice Chair John D. Kulick, Past Chair Konstantinos Karachalios, Secretary

Chuck Adams Masayuki Ariyoshi Ted Burse Stephen Dukes Doug Edwards J. Travis Griffith Michael Janezic Thomas Koshy Joseph L. Koepfinger\* Kevin Lu Daleep Mohla Damir Novosel Ronald C. Petersen Annette D. Reilly Robby Robson Dorothy Stanley Adrian Stephens Mehmet Ulema Phil Wennblom Howard Wolfman Yu Yuan

#### Introduction

This introduction is not part of IEEE Std 1149.10<sup>TM</sup>-2017, IEEE Standard for High-Speed Test Access Port and On-Chip Distribution Architecture.

With the approval of IEEE Std 1149.1<sup>TM</sup>-2013, the industry now has a standardized approach to hierarchical design-for-test. IEEE Std 1149.1-2013 provides access to IP blocks via IEEE 1500 wrapper serial ports. IEEE 1149.1 package files and PDL standardized how to describe IP block operation destined for SoC integration. Some Working Group members started to discuss the bandwidth limitations of the IEEE 1149.1 TAP, the limitations of single scan-in/scan-out for test time, the diminishing single-ended I/O count for parallel scan due to die-stacking, and the desire for leveraging PDL to be re-used beyond the TAP. A group of interested parties was formed in August of 2013. C. J. Clark presented the fundamentals on the HSTAP, PEDDA, and Packet format at the first meeting. Industry-based SERDES packets were discarded because they required storing packet information in memory and generally required more on-chip resources. The IEEE 1149.10 architecture needed to be simple and easy to add on to the mission mode design. A PAR was approved in October 2013. A publicly available history of the Working Group's attendance, motions, minutes, and presentations can be found at <u>http://grouper.ieee.org/groups/1149/10/</u>.

### Contents

| 1. Overview                                                |    |
|------------------------------------------------------------|----|
| 1.1 Scope                                                  |    |
| 1.2 Need                                                   |    |
| 1.3 Document outline                                       |    |
| 1.4 Specifications                                         |    |
| 1.5 Descriptions                                           |    |
| 1.6 Text conventions                                       |    |
| 1.7 Logic diagram conventions                              |    |
|                                                            |    |
| 2. Normative references                                    |    |
|                                                            |    |
| 3. Definitions, abbreviations, acronyms, and special terms |    |
| 3.1 Definitions                                            |    |
| 3.2 Abbreviations and acronyms                             |    |
| 3.3 Numbers                                                |    |
|                                                            | 10 |
| 4. High-speed test access port (HSTAP)                     |    |
| 4.1 HSTAP                                                  |    |
| 5. Packet encoder/decoder and distribution architecture    | 21 |
| 5.1 PEDDA                                                  |    |
| 5.1 FEDDA                                                  |    |
| 6. Packet definitions                                      | 27 |
| 6.1 Packet overview                                        |    |
| 6.2 The CONFIG packet                                      |    |
| 6.3 The TARGET packet                                      |    |
| 6.4 The RESET packet                                       |    |
| 6.5 The RAW packet                                         |    |
| 6.6 The CH-SELECT packet                                   |    |
| 6.7 The SCAN packet                                        |    |
| 6.8 The BOND packet                                        |    |
| 6.9 The CONFIGR packet                                     |    |
| 6.10 The TARGETR packet                                    |    |
| 6.11 The RESETR packet                                     |    |
| 6.12 The RAWR packet                                       |    |
| 6.13 The CH-SELECTR packet                                 |    |
| 6.14 The SCANR packet                                      |    |
| 6.15 The BONDR packet                                      |    |
| 0.15 The BONDR packet                                      |    |
| 7. BSDL definitions                                        |    |
| 7.1 BSDL overview                                          |    |
| 7.2 Conformance attribute                                  |    |
| 7.3 HSTAP attribute                                        |    |
| 7.4 Packet Map attribute                                   |    |
| 7.5 Control Chars attribute                                |    |
| 7.6 Scan Channel Association attribute                     |    |
| 7.7 BSDL package for high speed JTAG                       |    |
|                                                            |    |
| 8. Channel bonding                                         |    |
| 8.1 Optimizing bandwidth                                   |    |
|                                                            |    |

| 9. PDL                             | 82 |
|------------------------------------|----|
| 9.1 PDL Overview                   | 82 |
| 9.2 iConfig command                | 83 |
| 9.3 iTarget command                | 84 |
| 9.4 iReset10 command               | 85 |
| 9.5 iRaw command                   | 86 |
| 9.6 iBond command                  |    |
| 9.7 Standardized PDL procedures    | 88 |
| 10. Compliance verification        | 89 |
| 10.1 Overview                      | 89 |
| Annex A (informative) Bibliography | 94 |

### List of Figures

| Figure 1—Logic symbology used in this standard                                          | . 14 |
|-----------------------------------------------------------------------------------------|------|
| Figure 2-State diagram for IEEE 1149.10 entry                                           | . 19 |
| Figure 3—Example daisy chain of HSTAPs                                                  |      |
| Figure 4—System that benefits from the compliance-enable character                      | . 21 |
| Figure 5-Example IEEE 1149.10 PEDDA block diagram                                       |      |
| Figure 6-Example implementation of TRST10* and Reset10*                                 | . 25 |
| Figure 7—Example IEEE 1149.1 TDR for asserting Enable_1149_10                           | . 26 |
| Figure 8—Example circuit for asserting Enable_1149_10 via a compliance-enable character |      |
| Figure 9-Example use of B-S and Init-Data Register                                      | . 27 |
| Figure 10—General form of a IEEE 1149.10 packet                                         | . 29 |
| Figure 11—Format of CONFIG packet                                                       | . 30 |
| Figure 12—Transmit order for CONFIG packet using LSB_First based HSTAP                  | . 32 |
| Figure 13—Format of TARGET packet.                                                      | . 32 |
| Figure 14—Format of a RESET packet                                                      | . 34 |
| Figure 15-Bit transmit order for LSB First based HSTAP                                  | . 35 |
| Figure 16—Format of a RAW packet                                                        | . 36 |
| Figure 17-CH-SELECT packet format                                                       | . 37 |
| Figure 18—Example scan-channel selection detail                                         | . 38 |
| Figure 19—Generic format of a SCAN packet                                               | . 39 |
| Figure 20—Data in scan-channel 3 through 0 after scan                                   | . 40 |
| Figure 21—Formatted payload of packet                                                   |      |
| Figure 22—Payload with 3 scan-channels                                                  |      |
| Figure 23—Four example scan-channels, with final data contents                          | . 42 |
| Figure 24-CH-SELECT, Capture-DR, and Shift-DR portion of a two channel 32-bit scan      | . 42 |
| Figure 25—Example Packet Map                                                            | . 43 |
| Figure 26—Packets needed to shift 33rd bit of Channel 3                                 | . 43 |
| Figure 27—Final SCAN packet to assert Update-DR                                         | . 44 |
| Figure 28—Format of a BOND packet                                                       | . 47 |
| Figure 29—Example BOND packet for four lanes                                            | . 47 |
| Figure 30—Format of the CONFIGR packet                                                  | . 48 |
| Figure 31—Format of TARGETR packet                                                      |      |
| Figure 32—Format of the RESETR packet                                                   | . 50 |
| Figure 33—Format of RAWR packet                                                         | . 51 |
| Figure 34—Format of CH-SELECTR packet                                                   | . 52 |
| Figure 35—CH-SELECTR Packet example                                                     |      |
| Figure 36—Generic SCANR packet format                                                   | . 53 |
| Figure 37—Four example scan-channels with data captured                                 |      |

| Figure 38—First SCAN packet sent                            |
|-------------------------------------------------------------|
| Figure 39—SCANR response packet example                     |
| Figure 40—Example SCAN packet for Channel 3 55              |
| Figure 41—SCANR response to return last bit of channel 3 56 |
| Figure 42—Format of BONDR packet                            |
| Figure 43—BONDR response packet                             |
| Figure 44—Example timing for LATENCY_1149_1062              |
| Figure 45—HSTAP SERDES requiring TX_CLOCK_1149_10 input66   |
| Figure 46—SPI Bus as HSTAP                                  |
| Figure 47—Four-bit PISO/SIPO on 2 scan channels             |
| Figure 48—Use of ERROR CHAR                                 |
| Figure 49—Four lane HSTAP                                   |
| Figure 50—Striping of data alternative view                 |

### List of Tables

| Table 1—Inbound packets                                                      | 28 |
|------------------------------------------------------------------------------|----|
| Table 2—Outbound packets                                                     | 28 |
| Table 3—CONFIG packet transmit order                                         | 31 |
| Table 4—TARGET packet transmit order                                         | 33 |
| Table 5—RESET packet data and transmit order                                 | 35 |
| Table 6—The subset of 64B/66B blocks used when encoding IEEE 1149.10 packets | 45 |
| Table 7—Example 64B/66B encoding of IEEE 1149.10 packets                     | 46 |
| Table 8—BSDL syntax from IEEE Std 1149.1                                     | 57 |
| Table 9—BSDL syntax for IEEE 1149.10 without IEEE Std 1149.1 compliance      | 58 |
| Table 10—HSTAP BSDL parameters                                               | 60 |
| Table 11—Packet_Map parameters                                               | 68 |
| Table 12—Control Chars definitions                                           | 71 |
| Table 13—Scan_Channel_Association description                                | 74 |

### IEEE Standard for High-Speed Test Access Port and On-Chip Distribution Architecture

#### 1. Overview

#### 1.1 Scope

This standard defines a high speed test access port for delivery of test data, a packet format for describing the test payload, and a distribution architecture for converting the test data to/from on-chip test structures.

The standard re-uses existing high speed I/O (HSIO) known in the industry for the high speed test access port (HSTAP). The HSIO connects to an on-chip distribution architecture through a common interface. The scope includes the distribution architecture test logic and packet decoder logic. The objective of the distribution architecture and packet decoder is that it can be readily re-used with different integrated circuits (ICs) that host different HSIO technology, such that the standard addresses as large a part of the industry as possible.

The scope includes IEEE 1149.1 Boundary-Scan Description Language (BSDL) and Procedural Description Language (PDL) documentation, which can be used for configuring a mission mode HSIO to a test mode compatible with the HSTAP. The same BSDL and PDL can then be used to deliver high-speed data to the on-chip test structures.

#### 1.2 Need

Test time has always been an important metric for system on a chip (SoC). The original IEEE 1149.1 test access port is fine for simple board interconnect tests, but as on-chip operations via the IEEE 1149.1 test access port (TAP) have increased, the use of the IEEE 1149.1 TAP becomes inefficient for board test and on-board field programmable gate array (FPGA) configuration. Large FPGAs take tens of minutes to configure through the IEEE 1149.1 TAP. The IEEE 1149.1 TAP has always been too slow for production SoC test. Wide test access mechanisms (TAMs) are used to increase test throughput during production IC test at the cost of requiring more tester resources. Wide TAMs are also not useful for test re-use at the board/system level because many of the I/O of the TAM are not accessible. Pin limitations also exist where the pins required for the IEEE 1149.1 TAP cannot be supported by a small package or die. A high-speed test access port and packet encoder/decoder and distribution architecture (PEDDA) is needed by the industry to standardize a faster test data delivery mechanism for IC automatic test equipment (ATE), but also be re-usable at board and system level test. Today, in 2017, to get 10 Gbit/s data transfer on a die